Rev 1.3 DATASHEET High-Performance, Low-Current SIGFOX™ Gateway And GPS Receiver With Integrated Antennas **TOP View** **BOTTOM View** ### **GENERAL DESCRIPTION** TD1205P Tracker module feature the SIGFOX™ high efficiency Gateway which offer high interference immunity performances on ISM band. It includes GNSS, Accelerometer and Hall-Effect sensors in order to provide a high efficiency tracking solution in 30x28x10.5mm size including antennas. # **BOARD FEATURES** - > 2.3V to 3.6V Power supply - 2.8 µA Idle state consumption - > 30x38x10.5mm size with antenna - Green and Red LED indications # **KEY SIGFOX MODEM FEATURES** - SIGFOX™ transceiver certified - 145 dB maximum link budget - ➤ (G)FSK, 4(G)FSK, GMSK, OOK modulation - > Receive sensitivity =-126 dBm - 20µA RX (windowed mode) - > 50 mA TX @ radiated +16 dBm ### **KEY SENSORS FEATURES** #### GNSS Receiver with active antenna - o Multi-GNSS supported: GPS/GLONASS - SBAS augmentation services - 12 μA Backup / 29 mA Acquisition - o 56-channels engine with high sensitivity - o -162 dBm Tracking / -148 dBm Cold start ### > Ultra-low power 3D Accelerometer o Up to ±16g full scale # > Ultrasensitive Hall-Effect - o Magnet pole independence - o Operation point down to 20 Gauss - 2.8 μA consumption # **APPLICATIONS** - SIGFOX™ transceiver (fully certified) - Geolocation and Tracking - Universal Timing and Synchronization - People and pets geolocation - Sensor Network Rev 1.3 DATASHEET **Disclaimer**: The information in this document is provided in connection with Telecom Design products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Telecom Design products. TELECOM DESIGN ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL TELECOM DESIGN BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF TELECOM DESIGN HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Telecom Design makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Telecom Design does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Telecom Design products are not suitable for, and shall not be used in, automotive applications. Telecom Design products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2012-2016 Telecom Design S.A. All rights reserved. Telecom Design®, logo and combinations thereof, are registered trademarks of Telecom Design S.A. SIGFOX™ is a trademark of SigFox S.A. ARM®, the ARM Powered® logo and others are the registered trademarks or trademarks of ARM Ltd. I2C™ is a trademark of Koninklijke Philips Electronics NV. Other terms and product names may be trademarks of other. **Description** SIGFOX<sup>™</sup> Tracker Solution Rev 1.3 **DATASHEET** Telecom Design's TD1205P devices are high performance, low current SIGFOX™ gateways, RF transceiver and GPS receiver with integrated antennas. The combination of a powerful radio transceiver, a state-of-the-art ARM Cortex M3 baseband processor and a high-efficiency GPS receiver achieves extremely high performance while maintaining ultra-low active and standby current consumption. The TD1205P device offers an outstanding RF sensitivity of –126 dBm while providing an exceptional output power of up to +14 dBm with unmatched TX efficiency. The TD1205P device versatility provides the gateway function from a local Narrow Band ISM network to the long-distance Ultra Narrow Band SIGFOX™ network at no additional cost. Moreover the fully integrated on-board GPS receiver combines outstanding sensitivity with ultra-low power which allows you to achieve excellent accuracy and Time-To-First-Fix performance. Combining the SIGFOX™ network possibilities with accurate geolocation will give you access to a brand new world of embedded applications. The TD1205P also embeds an ultra-low power 3D accelerometer with motion and free fall detection to further extend application range. Featuring an AES encryption engine and a DMA controller, the powerful 32-bit ARM Cortex-M3 baseband processor can implement highly complex and secure protocols in an efficient environmental and very low consumption way. Eventually the integrated antennas for both SIGFOX™ and GPS make the TD1205P a turnkey solution which does not require any additional design. **TABLE OF CONTENTS** | | | -,- | 771 | |---|-----|-----|-----| | _ | - 1 | | - | | <u>Se</u> | <u>ction</u> | <u>Page</u> | |-----------|--------------------------------------------------------------|-------------| | 1 | General Description | 7 | | 1.1 | Simplified Block Diagram | 7 | | 1.2 | Pin Diagram | 7 | | 1.3 | Pin Description | 9 | | 1.4 | Package Marking | 10 | | 1.5 | Definition of Test Conditions | 10 | | 2 | Electrical Specifications | 11 | | 2.1 | ESD Notice | 11 | | 2.2 | Absolute Maximum Rating | 11 | | 2.3 | DC Power characteristics | 12 | | 2.4 | RF Power characteristics | 13 | | 2.5 | Digital characteristics | 15 | | 2.6 | ADC and DAC characteristics | 16 | | 2.7 | SENSORS characteristics | 18 | | 2.8 | Indicative energy requirements | 20 | | 3 | Functional Description | 21 | | 4 | Module Interface | 22 | | 4.1 | Low-Power UART (Universal Asynchronous Receiver/Transmitter) | 22 | | 4.2 | I <sup>2</sup> C bus | 22 | | 4.3 | Timer/Counter | 22 | | 4.4 | ADC (Analog to Digital Converter) | 23 | | 4.5 | DAC (Digital to Analog Converter) | 23 | | 4.6 | GPIO (General Purpose Input/Output) | 23 | | 4.7 | RST (Reset) | 23 | | 4.8 | Debug | 23 | | 4.9 | VDD & GND | 24 | | 4.10 | ) LEDs | 24 | | 4.11 | Battery Supply | 24 | | 4.12 | 2 Integrated antennas and packaging | 24 | | 5 | Bootloader | 24 | | _ | Package Outline | 25 | | 6 | | | | | • | | | |-----|-------------------------------------|---------|-----------| | S | IGFOX <sup>™</sup> Tracker Solution | Rev 1.3 | DATASHEET | | 8 | Radiation Pattern | | | | 9 | Production Information | | 29 | | 9.1 | Ordering Information | | 29 | | 9.2 | Related Products | | 29 | | 9.3 | Shipping packaging | | 29 | | 9.4 | Product Label | | 30 | # DATASHEET # **General Description** #### 1.1 Simplified Block Diagram #### **Block Diagram** 1.1.1 Figure 1. TD1205P block diagram # 1.1.2 TD1205P Options RX SAW filter, Voltage regulator and active GPS antenna are option and can be only used like specific requests. For any more information, please contact Telecom Design. ### 1.2 Pin Diagram Figure 2. TD1205P pin diagram Rev 1.3 DATASHEET Rev 1.3 DATASHEET # 1.3 Pin Description # Table 1. Pin definition | Pin | Pin Name | I/O | Principal function | Remarks | MCU<br>pin<br>name | |-----|----------|-----|--------------------------------------------|------------------------------------------------|--------------------| | 1 | BAT - | GND | Battery Negative Input | | - | | 2 | BAT + | VDD | Battery Positive Input | | - | | 3 | VDD | VDD | Supply Voltage Input | Not required if a battery is used on BATx pins | - | | 4 | GND | GND | Ground | | - | | 5 | RESET | I | Active Low RESET input signal | | - | | 6 | TX | 0 | Low-Power UART Data Transmit data | See note 1 | PC6 | | 7 | RX | I | Low-Power UART Data Receive data | See note 1 | PC7 | | 8 | DB2 | I/O | Serial Debug SWDIO (SWD Data I/O) Signal | See note 1 | PF1 | | 9 | DB3 | I | Serial Debug SWDCLK (SWD Clock) Signal | See note 1 | PF0 | | 10 | SW0 | I/O | SWDO (SWD trace) Output Signal | See note 1 | PC15 | | 11 | ADC0.6 | I/O | ADC analog input #6 | See note 1 | PD6 | | 12 | ADC0.7 | I/O | ADC analog input #7 | See note 1 | PD7 | | 13 | GND | I/O | Ground | | - | | 14 | SDA | I/O | Master Slave I <sup>2</sup> C serial data | See note 1 | PE0 | | 15 | SCL | I/O | Master Slave I <sup>2</sup> C serial clock | See note 1 | PE1 | ### Notes: This pin may be configured to perform various functions. To obtain a list of the possible alternate functionalities, please refer to the EZR32LG230 datasheet. DATASHEET # 1.4 Package Marking Figure 3. Package marking Lot: XXXXX-XXXX: TD Next Lot No DC: YYWW: Date code Label: Label with QR code and SIGFOX™ ID ### 1.5 Definition of Test Conditions #### 1.5.1 Production Test Conditions: $T_A = + 25^{\circ}C$ $V_{DD} = +3.3 \text{ VDC}$ Production test schematics (unless noted otherwise) All RF input and output levels referred to the pins of the TD1205P module ### 1.5.2 Qualification Test Conditions: $T_A = -30 \text{ to } +75^{\circ}\text{C (Typical } T_A = 25^{\circ}\text{C})$ $V_{DD} = +2.3$ to 3.6 VDC (Typical $V_{DD} = 3.3$ VDC) Using TX/RX Split Antenna reference design or production test schematic All RF input and output levels referred to the pins of the TD1205P module **DATASHEET** # 2 Electrical Specifications #### 2.1 ESD Notice TD1205P modules are ESD sensitive devices, appropriate precautions should be taken during TD1205P assembly in the final product. Mechanical impact and harsh tools must be avoided during TD1205P assembly in the final product. # 2.2 Absolute Maximum Rating Stresses beyond those listed below may cause permanent damage to the device. These are stress ratings only and functional operation of the device at or beyond these ratings in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Power Amplifier may be damaged if switched on without proper load or termination connected. TX matching network design will influence TX VRF-peak on RF pin. Caution: ESD sensitive device. **Table 2. Absolute Maximum Ratings** | Symbol | Description | Min | Max | Unit | |----------------------------------------|-------------------------------------|-----|----------|------| | $V_{DD}$ | Supply Voltage | 0 | 3.6 | V | | V <sub>Bat+</sub> to V <sub>Bat-</sub> | Supply Voltage of External Battery | 0 | 3.6 | V | | V <sub>DIN</sub> | Voltage on Digital Inputs | 0 | $V_{DD}$ | V | | Vain | Voltage on Analog Inputs | 0 | $V_{DD}$ | V | | P <sub>IN_ISM</sub> | RX Input Power | - | +10 | dBm | | P <sub>IN_GPS</sub> | GPS Input Power | - | +15 | dBm | | T <sub>A</sub> | Operating Ambient Temperature Range | -30 | +75 | °C | | T <sub>STG</sub> | Storage Temperature Range | -40 | +125 | °C | | TsoL | Maximum soldering Temperature | - | 260 | °C | Rev 1.3 DATASHEET # 2.3 DC Power characteristics Table 3. DC Power Supply Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------|-------------------------------------------------|--------------------|---------------------|------|------| | $V_{DD}$ | Supply Voltage Range <sup>2</sup> | | 2.3 | 3.3 | 3.6 | V | | Isleep | Power Saving Mode <sup>2</sup> | Sleep current using the 32 kHz crystal | - | 2.8 | - | μA | | lWakeup | Standby Mode with Hall Effect | 10% duty cycle Hall Effect activation | - | 4.5 | - | μA | | I <sub>Active</sub> | Active CPU Mode | CPU performing active loop @ 14 MHz | 2.55 | 3.0 | 3.45 | mA | | I <sub>RX</sub> | Active CPU Mode + RX Mode Current <sup>2</sup> | | - | 13 | 16 | mA | | I <sub>TX_max</sub> | Active CPU Mode + TX Mode Current <sup>2</sup> | +16 dBm radiated output power<br>868 MHz, 3.3 V | - | 50 | - | mA | | V <sub>V_IO</sub> | Vsupply for optional external active antenna | | 0.8V <sub>DD</sub> | 0.95V <sub>DD</sub> | - | V | | I <sub>V_IO</sub> | Output Current for optional external active antenna | | - | - | 6 | mA | | I <sub>ACQ</sub> | GPS Acquisition | | - | 29 | - | mA | | I <sub>TRA</sub> | GPS Tracking | | - | 23 | - | mA | | Івскр | GPS Backup | | - | 12 | - | μA | | IHE <sub>DC</sub> | Consumption of Hall Effect | Standard TD1205P utilization | - | 1 | - | μΑ | | Igreen | Green Led | | - | 320 | - | μA | | I <sub>red</sub> | Red Led | | - | 700 | - | μA | - 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. Rev 1.3 DATASHEET #### 2.4 RF Power characteristics #### 2.4.1 Transmitter RF Characteristics The table below give TX RF performance of TD1205P. This module offer performance higher than +14dBm in order to overcome casing influence. It is the responsibility of the user to respect ETSI standard requirement, especially about maximum authorized radiated output power. The desired output power can be set like AT command (cf. TDnext RF Modules Reference Manual) or using the SDK C API. Table 4. Transmitter RF Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|-------------------|----------------|------| | F <sub>TX</sub> | TX Frequency Range <sup>2</sup> | | 868.0 | - | 869.7 | MHz | | Δf | Modulation Deviation Range <sup>3</sup> | 868.0-869.7 MHz | - | 1.5 | - | MHz | | F <sub>RES</sub> | Modulation Deviation Resolution <sup>3</sup> | 868.0-869.7 MHz | - | 24.8 | - | Hz | | F <sub>ERR</sub> | Frequency Error <sup>2</sup> | 868.0-869.7 MHz, 3.3V, -20°C<br>868.0-869.7 MHz, 3.3V, 25°C<br>868.0-869.7 MHz, 3.3V, 55°C | -3<br>-2<br>-3 | -<br>-<br>- | +3<br>+2<br>+3 | kHz | | P <sub>TX</sub> <sup>2</sup> | Maximum Radiated power | V <sub>DD</sub> = 3.3 V, 25°C, 50mA | - | 16 | - | dBm | | P <sub>TP</sub> | Transient Power <sup>2</sup> | 868.0-869.7 MHz, 25°C, 3.3 V,<br>BR=4.8kbps, FD=2.5kHz, cable loss<br>0.2 dB, antenna gain 2 dBi | - | - | 3 | dBm | | P <sub>ACP</sub> | Adjacent Channel Rejection <sup>2</sup> | BR=4.8kbps, FD=2.5kHz,<br>Offset=+/-25kHz | - | -55 | - | dB | | P <sub>OB_TX</sub> | Spurious Emissions <sup>2</sup> | 868.0-869.7 MHz, 3.3 V, 25°C, BR<br>4.8kbps, dev 2.5kHz,<br><30MHz<br><1GHz<br>>1GHz | | -82<br>-70<br>-48 | | dBm | - 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 3. Guaranteed by component specification. Rev 1.3 **DATASHEET** #### 2.4.2 Receiver RF Characteristics #### Table 5. Receiver RF Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|-------|-------| | F <sub>RX</sub> | RX Frequency Range <sup>2</sup> | | 868.0 | - | 869.7 | MHz | | F <sub>RES</sub> | Synthesizer Frequency Resolution <sup>3</sup> | 868.0-869.7 MHz | 1 | 24.8 | - | Hz | | ВІ | Blocking <sup>2,4</sup> | Offset=+/-2MHz<br>Offset=+/-10MHz | - | 68<br>82 | - | dB | | P <sub>OB_RX</sub> | Spurious Emissions <sup>2</sup> | From 9 kHz to 1 GHz<br>From 1 GHz to 6 GHz | - | -84<br>-70 | - | dBm | | P <sub>RX</sub> | GFSK RX Sensitivity <sup>3</sup> BER<0.1%,<br>BT=0.5 | FDA=0.25 kHz, BR=0.5 kbps<br>FDA=9.6 kHz, BR=2.4 kbps<br>FDA=20 kHz, BR=40 kbps<br>FDA=50 kHz, BR=100 kbps<br>FDA=62.5 kHz, BR=125 kbps<br>FDA=250 kHz, BR=500 kbps<br>FDA=1.25 kHz, BR=1 Mbps | - | -126<br>-110<br>-110<br>-106<br>-105<br>-97<br>-88 | - | dBm | | P <sub>RX_OOK</sub> | OOK RX Sensitivity <sup>3</sup> BER<0.1%,<br>BT=0.5, PN15 data | BW=350kHz, BR=4.8kbps<br>BW=350kHz, BR=40kbps<br>BW=350kHz, BR=120kbps | - | -109<br>-104<br>-99 | - | dBm | | RES <sub>RSSI</sub> | RSSI Resolution <sup>3</sup> | | -0.5 | - | +0.5 | dB | - 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 2. Guaranteed by qualification. Qualification test conditions are listed in the "Qualification Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 3. Guaranteed by component specification. - 4. The typical blocking values were obtained while seeking for EN 300-220 Category 2 compliance only. The typical value specified in the component datasheet are -75 dB and -84 dB at 1 and 8 MHz respectively, with desired reference signal 3 dB above sensitivity, BER = 0.1%, interferer is CW, and desired is modulated with 2.4 kbps, ΔF = 1.2 kHz GFSK with BT = 0.5, RX channel BW = 4.8 kHz. The RF component manufacturer provides a reference design featuring a SAW filter which is EN 300-220 Category 1 compliant. Please contact Telecom Design for more information on EN 300-220 Category 1 compliance. Rev 1.3 DATASHEET # 2.5 Digital characteristics Table 6. All Digital I/O DC & AC Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|-------------------------------------------|------| | V <sub>IOIL</sub> | Input Low Voltage <sup>2</sup> | | - | - | $0.3V_{DD}$ | ٧ | | Vioih | Input High Voltage <sup>2</sup> | | 0.7V <sub>DD</sub> | - | - | ٧ | | Vіоон | Output High Voltage <sup>2</sup><br>VDD=3.0V | 6 mA, Std Drive Strength<br>20 mA, High Drive Strength | 0.95V <sub>DD</sub><br>0.9V <sub>DD</sub> | - | - | V | | Viool | Output Low Voltage <sup>2</sup><br>VDD=3.0V | 6 mA, Std Drive Strength<br>20 mA, High Drive Strength | - | - | 0.05V <sub>DD</sub><br>0.1V <sub>DD</sub> | V | | lioleak | Input Leakage Current <sup>2</sup> | High Impedance I/O connected to GND or V <sub>DD</sub> | -25 | - | +25 | nA | | R <sub>PU</sub> | I/O Pin Pull-Up Resistor <sup>2</sup> | | - | 40 | - | kΩ | | R <sub>PD</sub> | I/O Pin Pull-Down Resistor <sup>2</sup> | | - | 40 | - | kΩ | | RIOESD | Internal ESD Series Resistor <sup>2</sup> | | - | 200 | - | Ω | | tiogLitch | Pulse Width of Pulses to be Removed by the Glitch Suppression Filter <sup>2</sup> | | 10 | - | 50 | ns | | tioof | Output Fall Time <sup>2</sup> | $0.5 \text{ mA} / C_L = 12.5 \text{ to } 25 \text{ pF}$<br>2 mA / $C_L = 350 \text{ to } 600 \text{ pF}$ | 20+0.1C <sub>L</sub><br>20+0.1C <sub>L</sub> | - | 250<br>250 | ns | | VIOHYST | I/O Pin Hysteresis (V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) <sup>2</sup> | V <sub>DD</sub> = 2.3 to 3.6 V | 0.1V <sub>DD</sub> | - | - | V | #### Notes: 2. Guaranteed by component specification. <sup>1.</sup> All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. DATASHEET # SIGFOX<sup>™</sup> Tracker Solution # 2.6 ADC and DAC characteristics #### 2.6.1 ADC Characteristics #### Table 7. ADC DC & AC Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------|----------------------------------------|-----------------------------------------|----------------------| | VADCIN | Input Voltage Range <sup>2</sup> | Single Ended mode<br>Differential mode | 0<br>-V <sub>REF</sub> /2 | - | V <sub>REF</sub><br>V <sub>REF</sub> /2 | V | | VADCCMIN | Common Mode Input Range <sup>2</sup> | | 0 | _ | V <sub>DD</sub> | V | | IADCIN | Input Current <sup>2</sup> | 2 pF Sampling Capacitors | - | 100 | - | nA | | CMRR <sub>ADC</sub> | Analog Input CMRR <sup>2</sup> | | - | 65 | - | dB | | lade | Average Active Current <sup>2</sup> | 10ksps/s, 12 bit, Internal 1.25V ref<br>Warmup Mode = 0<br>Warmup Mode = 1<br>Warmup Mode = 2 | -<br>-<br>- | 67<br>63<br>64 | -<br>-<br>- | μA | | IADCREF | Current Consumption of Internal Voltage Reference <sup>2</sup> | | - | 65 | - | μA | | CADCIN | Input Capacitance <sup>2</sup> | | - | 2 | - | pF | | RADCIN | Input ON Resistance <sup>2</sup> | | 1 | - | - | ΜΩ | | RADCFILT | Input RC Filter Resistance <sup>2</sup> | | - | 10 | - | kΩ | | CADCFILT | Input RC Filter/Decoupling Capacitance <sup>2</sup> | | - | 250 | - | fF | | f <sub>ADCCLK</sub> | ADC Clock Frequency <sup>2</sup> | | - | - | 13 | MHz | | tadcconv | Conversion Time <sup>2</sup> | 6 bit<br>10 bit<br>12 bit | 7<br>11<br>13 | -<br>-<br>- | -<br>-<br>- | ADC<br>CLK<br>Cycles | | tadcacq | Acquisition Time <sup>2</sup> | Programmable | 1 | - | 256 | ADC<br>CLK<br>Cycles | | tadcacqvdd3 | Required Acquisition Time for V <sub>DD</sub> /3 Reference <sup>2</sup> | | 2 | - | - | μs | | tadcstart | Startup Time of Reference<br>Generator and ADC Core | NORMAL Mode <sup>2</sup><br>KEEPADCWARM Mode <sup>2</sup> | - | 5<br>1 | - | μs | | VADCOFFSET | Offset Voltage after calibration <sup>2</sup> | single ended mode differential mode | - | 0.3<br>0.3 | - | mV | | TGRADADCTH | Thermometer Output Gradient <sup>2</sup> | In mV/°C unit<br>In ADC Codes/ °C unit | - | -1.92<br>-6.3 | - | mV/°C<br>C/°C | | DNLADC | Differential Non-Linearity (DNL) <sup>2</sup> | | -0.7 | | +0.7 | LSB | | INL <sub>ADC</sub> | Integral Non-Linearity (INL) <sup>2</sup> | End Point Method | -1.2 | | +0.2 | LSB | | MC <sub>ADC</sub> | No Missing Codes <sup>2</sup> | | 11.999 <sup>3</sup> | 12 | - | bits | | GAIN <sub>ED</sub> | Gain Error Drift <sup>2</sup> | 1.25V Reference<br>2.25V Reference | -<br>- | 0.01 <sup>4</sup><br>0.01 <sup>4</sup> | 0.033 <sup>5</sup><br>0.03 <sup>5</sup> | %/°C | | GAIINED | Gain Entit Dilit | 1.25V Reference<br>2.25V Reference | 0.07 <sup>5</sup> | 0.2 <sup>4</sup><br>0.2 <sup>4</sup> | -<br>0.62 <sup>5</sup> | LSB/°C | #### Notes: 2. Guaranteed by component specification. <sup>1.</sup> All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. #### Rev 1.3 # **DATASHEET** - 3. On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbor codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. - 4. Typical numbers given by abs(Mean) / (85 25). - 5. Max number given by (abs(Mean) + 3x stddev) / (85 25). #### 2.6.2 ADC Characteristics Table 8. DAC DC & AC Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------|--------|------------------|--------------------|----------------------| | VDACOUT | Output Voltage Range <sup>2</sup> | V <sub>DD</sub> voltage reference, Single Ended | 0 | - | $V_{DD}$ | V | | VDACCM | Output Common Mode Voltage Range <sup>2</sup> | | 0 | - | V <sub>DD</sub> | V | | IDAC | Active Current Including<br>References for 2 Channels <sup>2</sup> | 500 ksps/s 12 bit<br>500 ksps/s 12 bit<br>100 ksps/s 12 bit NORMAL | - | 400<br>200<br>38 | - | μΑ | | SRDAC | Sample Rate <sup>2</sup> | | - | - | 500 | ksps | | fdac | DAC Clock Frequency <sup>2</sup> | Continuous Mode<br>Sample/Hold Mode<br>Sample/Off Mode | - | - | 1000<br>250<br>250 | kHz | | CYCDACCONV | Clock Cycles per Conversion <sup>2</sup> | | - | 2 | - | DAC<br>CLK<br>Cycles | | t <sub>DACCONV</sub> | Conversion Time <sup>2</sup> | | 2 | - | - | μs | | t <sub>DACSETTLE</sub> | Settling Time <sup>2</sup> | | - | 5 | - | μs | | SNRdac | Signal to Noise Ratio (SNR) <sup>2</sup> | 500 ksps, 12 bit, single ended internal 1.25V reference internal 2.5V reference | | 58<br>59 | | dB | | SNDR <sub>DAC</sub> | Signal to Noise-Pulse Distortion Ratio (SNDR) <sup>2</sup> | 500 ksps, 12 bit, single ended internal 1.25V reference internal 2.5V reference | | 57<br>54 | | dB | | SFDRDAC | Spurious-Free Dynamic<br>Range(SFDR) <sup>2</sup> | 500 ksps, 12 bit, single ended internal 1.25V reference internal 2.5V reference | -<br>- | 62<br>56 | -<br>- | dB | | VDACOFFSET | Offset Voltage after calibration <sup>2</sup> | single ended mode | - | 2 | - | mV | | DNLDAC | Differential Non-Linearity <sup>2</sup> | | -1 | - | +1 | LSB | | INLDAC | Integral Non-Linearity <sup>2</sup> | | -5 | - | 5 | LSB | | MCDAC | No Missing Codes <sup>2</sup> | | - | 12 | - | bits | - 1. All specifications guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions:" section in "1.5 Definition of Test Conditions" on page 10. - 2. Guaranteed by component specification. # 2.7 SENSORS characteristics #### 2.7.1 Accelerometer Characteristics Table 9. Accelerometer mechanical characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|--------------------------------------|---------------------|-----|------|-----|-------------| | FS | Measurement range | | ±2 | - | ±16 | g | | So | Sensitivity | | 1 | - | 12 | mg/digit | | TCS <sub>0</sub> | Sensitivity change vs temperature | FS=±2g | - | 0.01 | - | %/°C | | TyOff | Typical zero-g level offset accuracy | FS=±2g | - | ±40 | - | mg | | TCOff | Zero-g level change vs temperature | Max delta from 25°C | - | ±0.5 | - | mg/°C | | An | Acceleration noise density | FS=±2g | - | 220 | - | μg/sqrt(Hz) | #### Notes: #### 2.7.2 Hall Effect Characteristics Table 10. Hall Effect Magnetic Characteristics<sup>1</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-----------------------------|-------------|-----|-----|-----|-------| | Bops | Operate point of South pole | | 20 | 28 | 40 | G | | BOPN | Operate point of North pole | | -40 | -28 | -20 | G | | B <sub>RPS</sub> | Release point of South pole | | 10 | 20 | - | G | | B <sub>RPN</sub> | Release point of North pole | | - | -20 | -10 | G | | B <sub>HYS</sub> | Hysteresis | BOPx - BRPx | 5 | 8 | - | G | ### Notes: 1. Guaranteed by component specification. It is recommended to use circular magnet with Br superior at 1000mT in order to active Hall effect with maximum distance between magnet and hall effect of 10 mm. The magnet must be place like is illustrated on Figure 4. Figure 4. Hall effect position <sup>1.</sup> Guaranteed by component specification. Rev 1.3 DATASHEET Rev 1.3 **DATASHEET** ## 2.8 Indicative energy requirements The following tables show indicative energy requirements for key-point functionalities of a TD1205P module based on Telecom Design's software library. All indicated values are for $V_{DD} = 3.0V$ . Table 11. Indicative Average current of TD1205P blocs | Name | Function | Conditions | Period | Тур | Units | |------------------|-------------------------------------------|------------------------------------------|------------|-----|-------| | I <sub>dle</sub> | Idle state | Polling Hall effect function included | NA | 3.5 | μΑ | | LAN | LAN RF Reception | Windowed mode per sec | 1 per sec | 20 | μΑ | | LC SFX | Sigfox™ Transmission Low consumption mode | Transmission of 12 payload bytes per day | 1 per day | 3.6 | μΑ | | HP SFX | Sigfox™ Transmission High power mode | Transmission of 12 payload bytes per day | 1 per day | 6.2 | μΑ | | MOV | 3D movement detection | Accelerometer | 1 per hour | 4 | μΑ | | GPS | GPS position acquisition | Cold start fix obtained in 30 seconds | 1 per day | 10 | μΑ | ## Table 12. Indicative battery life for typical user case The following table shows indicative battery life for some typical user-cases based on the TD1205P module with passive antenna GPS and Sigfox™ Transmission Low consumption mode. | | | User case | | | Average | Annual | | | | | | |-------------------|-------------------|-----------------|----------------|----------------|---------------------|--------|--------|-----------|-----|---------|-----------| | LC SFX<br>Nbr/day | HP SFX<br>Nbr/day | LAN<br>Hour/day | GPS<br>Nbr/day | MOV<br>Nbr/day | consumption<br>(μΑ) | | | Lifetime | | | | | 4 | 0 | 0 | 0 | 0 | 7.4 | 60 | CR2 | 7 years | | | | | 1 | 0 | 0 | 0 | 0 | 7.1 | 62 | CR123A | 12 years | | | | | 0 | 1 | 0 | 0 | 0 | 9.7 | 85 | CR2 | 6 years | | | | | U | ı | U | O | U | 9.1 | 05 | CR123A | 9 years | | | | | 1 | 0 | 0 | 0 | 12 | 0 | 0 | 17.1 | 450 | CR2 | 3 years | | | 1 | U | 12 | U | | 17.1 | 150 | CR123A | 5 years | | | | | 0 | 4 | 4 | 4 | 4 | 12 | 0 | 0 | 40.7 | 470 | CR2 | 2.8 years | | 0 | ı | 12 | 0 | | 19.7 | 173 | CR123A | 4.8 years | | | | | 4 | 0 | 0 | 1 | - | 40 | 158 | CR2 | 3 years | | | | | | 0 | 0 | I | 5 | 18 | | CR123A | 5 years | | | | | 0 | 1 | 0 | 1 | 5 | 20.5 | 180 | CR2 | 2.5 years | | | | | U | ı | 0 | l | 5 | 20.5 | 160 | CR123A | 4.5 years | | | | - 1. Assuming a 3V battery with 0.16% discharge per month. - 2. With a 12-byte payload and +14dBm output power. - 1. Assuming a 30 seconds cold start fix. Transmission of longitude, latitude and altitude information. - 2. Assuming a 5 second hot start fix and 12 long-distance movements per day. Transmission of longitude, latitude and altitude information. DATASHEET # 3 Functional Description The TD1205P devices are high-performance, low-current, wireless SIGFOX™ gateways, RF transceiver, GPS receiver, accelerometer and Hall Effect sensors with integrated antennas. The wide operating voltage range of 2.3–3.6 V and low current consumption make the TD1205P an ideal solution for geolocation battery-powered applications. The TD1205P operates as a time division duplexing (TDD) transceiver where the device alternately transmits and receives data packets. The device uses a single-conversion mixer to downconvert the 2-level FSK/GFSK or OOK/ASK modulated receive signal to a low IF frequency. Following a programmable gain amplifier (PGA) the signal is converted to the digital domain by a high performance $\Delta\Sigma$ ADC allowing filtering, demodulation, slicing, and packet handling to be performed in the built-in DSP increasing the receiver's performance and flexibility versus analog based architectures. The demodulated signal is output to the baseband CPU by reading the 64-byte RX FIFO. A single high precision local oscillator (LO) is used for both transmit and receive modes since the transmitter and receiver do not operate at the same time. The LO is generated by an integrated VCO and $\Delta\Sigma$ Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates from 0.123 kbps to 1 Mbps. The TD1205P operates in the frequency bands of 868.0–869.7 MHz with a maximum frequency accuracy step size of 28.6 Hz. The transmit FSK data is modulated directly into the $\Delta\Sigma$ data stream and can be shaped by a Gaussian low-pass filter to reduce unwanted spectral content. The power amplifier (PA) supports output power up to +14 dBm with very high efficiency, consuming only 30 mA at +10 dBm. The integrated power amplifier can also be used to compensate for the reduced performance of a lower cost, lower performance antenna or antenna with size constraints due to a small form-factor. The PA is single-ended to allow for easy antenna matching and low BOM cost. The PA incorporates automatic ramp-up and ramp-down control to reduce unwanted spectral spreading. A highly configurable packet handler allows for autonomous encoding/decoding of nearly any packet structure. As both the local Narrow Band ISM network and the long-distance Ultra Narrow Band SIGFOX™ network can be addressed seamlessly, the TD1205P device provides a natural gateway function at no additional cost. Thus, the same TD1205P module can be used both for local RF communication with peer modules, and also connect to the wide-area SIGFOX™ RF network. Featuring an AES encryption engine and a DMA controller, the powerful 32-bit ARM Cortex-M3 baseband processor can implement highly complex and secure protocols in an efficient environmental and very low consumption way. This unique combination of a powerful 32-bit ARM Cortex-M3 CPU including innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of intelligent peripherals allows any application to connect to the SIGFOX<sup>™</sup> network. The application shown in Figure 1 shows the minimum interconnection required to operate the TD1205P module. Basically only a battery supply has to be connected between pin 1 and pin 2. Pins 3 to 9 can be used to flash new software into the TD1205P module and pins 6 to 9 give access to several peripherals such as UART, ADC, Low-Energy Timer or GPIO. Figure 5. Typical Application Rev 1.3 DATASHEET ### 4 Module Interface # 4.1 Low-Power UART (Universal Asynchronous Receiver/Transmitter) The TD1205P communicates with the host MCU over a standard asynchronous serial interface consisting of only 2 pins: TX and RX. The TX pin is used to send data from the TD1205P module to the host MCU, and the RX pin is used to receive data into the TD1205P module coming from the host MCU. This interface allows two-way UART communication to be performed in low energy modes, using only a few µA during active communication and only 150 nA when waiting for incoming data. This serial interface is designed to operate using the following serial protocol parameters: - LVTTL electrical level - 9600 bps - 8 data bits - 1 stop bit - No parity - No hardware/software flow control This interface operates using LVTTL signal levels to satisfy the common interface to a low power host MCU. If an EIA RS232-compliant interface voltage level is required, an RS232 level translator circuit must be used. It is also possible to use a common USB/UART interface chip to connect to an USB bus. Over this serial interface, the TD1205P device provides a standard Hayes "AT" command set used to control the module using ASCII readable commands and get answers, as well as to send or receive data. The list of available commands with their corresponding arguments and return values, a description of their operation and some examples are detailed into the "TDnext RF Modules Reference Manual". #### 4.2 I<sup>2</sup>C bus As a convenience, the TD1205P module is equipped with a popular I<sup>2</sup>C serial bus controller that enables communication with a number of external devices using only two I/O pins: SCL and SDA. The SCL pin is used to interface with the I<sup>2</sup>C clock signal, and the SDA pin to the I<sup>2</sup>C data signal, respectively. When not used for I2C bus, these 2 pins can be configured to perform other functions using "AT" configuration commands, please refer to the "TDnext RF Modules Reference Manual" for details. The TD1205P module is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode (Sm), fast-mode (Fm) and fast-mode plus (Fm+) speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. Both 7-bit and 10-bit addresses are supported, along with extensive error handling capabilities (clock low/high timeouts, arbitration lost, bus error detection). The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TDnext RF Modules Reference Manual". #### 4.3 Timer/Counter The TD1205P provides an interface to an integrated timer/counter using the ADC0.6, ADC0.7, SDA or SCL pins. These pins can be configured as either a capture input or a compare / PWM output to the 16-bit internal timer/counter. When not used for timer/counter operation, these pin can be configured to perform other functions using "AT" configuration commands, please refer to the "TDnext RF Modules Reference Manual" for details. The timer consists in a counter that can be configured to up-count, down-count, up/down-count (continuous or one-shot). The timer also contains 2 output channels, that can be configured as either an output compare or single/double slope PWM (Pulse-Width Modulation) outputs routed to the ADC0.6, ADC0.7, SDA or SCL pins. The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TDnext RF Modules Reference Manual". Rev 1.3 **DATASHEET** # 4.4 ADC (Analog to Digital Converter) The TD1205P provides an interface to an integrated low-power SAR (Successive Approximation Register) ADC, capable of a resolution of up to 12 bits at up to 1 Msps or 6 bits at up to 1.86 Msps. The ADC0 pin provides the external interface to the ADC. When not used for ADC operation, this pin can be configured to perform other functions using "AT" configuration commands, please refer to the "TDnext RF Modules Reference Manual" for details. Along with the ADC0 analog input channel, the ADC also provides an internal temperature, VDD, and GND input channel that may be used to get a digital representation of analog temperature or voltage values. It is also possible to loopback the analog output of the integrated DAC (see section 4.5, "DAC (Digital to Analog Converter)"). The internal ADC provides an optional input filter consisting of an internal low-pass RC filter or simple internal decoupling capacitor. The resistance and capacitance values are given in the electrical characteristics for the device, named Radcfilt and Cadcfilt respectively. The reference voltage used by the ADC can be selected from several sources, including a 1.25 V internal bandgap, a 2.5 V internal bandgap, V<sub>DD</sub>, a 5 V internal differential bandgap or unbuffered 2V<sub>DD</sub>. Additionally, to achieve higher accuracy, hardware oversampling can be enabled. With oversampling, each selected input is sampled a number of times, and the results are filtered by a first order accumulate and dump filter to form the end result. Using 16x oversampling minimum, it is thus possible to achieve result resolution of upt to 16 bits. The operation of this interface is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TDnext RF Modules Reference Manual". ## 4.5 DAC (Digital to Analog Converter) The TD1205P provides an interface to an integrated DAC that can convert a digital value to a fully rail-to-rail analog output voltage with 12-bit resolution at up to 500 ksps. The DAC may be used for a number of different applications such as sensor interfaces or sound output. The analog DAC output is routed to the SWO pin. When not used for ADC operation, this pin can be configured to perform other functions using "AT" configuration commands, please refer to the "TDnext RF Modules Reference Manual" for details. The reference voltage used by the DAC can be selected from several sources, including a 1.25 V internal bandgap, a 2.5 V internal bandgap, or V<sub>DD</sub>. The internal DAC provides support for offset and gain calibration, and contains an automatic sine generation mode as well as a loopback output to the ADC (see section 4.4, "ADC (Analog to Digital Converter)"). ### 4.6 GPIO (General Purpose Input/Output) All the TX, RX, DB2, DB3, SWO, ADC0.6, ADC0.7, SDA and SCL pins can be configured individually as tristate (default reset state), push-pull, open-drain, with/without pull-up or pull-down resistor, and with a programmable drive strength (0.5 mA/2 mA/6 mA/20 mA). When configured as inputs, these pins feature an optional glitch suppression filter and full (rising, falling or both edges) interrupt with wake-up from low-power mode capabilities. Of course, the pin configuration is retained even when using these low-power modes. The operation of the GPIOs is controlled by the mean of Hayes "AT" commands sent over the UART interface. To obtain a list of the available commands with their corresponding arguments and return values, a description of their operation and some examples, please refer to the "TDnext RF Modules Reference Manual". ### 4.7 RST (Reset) The TD1205P module features an active-low RST pin. This pin is held high by an internal pull-up resistor, so when not used, this pin can be left floating. #### 4.8 Debug The TD1205P module devices include hardware debug support through a 3-pin serial-wire debug interface. The 3 pins DB2, DB3 and SDO are used for this purpose. The DB2 pin is the ARM Cortex-M3's SWDIO Serial Wire data Input/Output. This pin is enabled after a reset and has a built in pull-up. The DB3 pin is the ARM Cortex-M3's SWCLK Serial Wire Clock input. This pin is enabled after reset and has a built-in pull down. Additionally, the SWO pin can be used as a trace output that is completely independent of the CPU. When not used for debug operation, these 3 pins can Rev 1.3 DATASHEET be configured to perform other functions using "AT" configuration commands, please refer to the "TDnext RF Modules Reference Manual" for details. Although the ARM Cortex-M3 supports advanced debugging features, the TD1205P devices only use two port pins for debugging or programming. The systems internal and external state can be examined with debug extensions supporting instruction or data access break- and watch points. For more information on how to enable the debug pin outputs/inputs the reader is referred to Section 28.3.4.1 (p. 457), the ARM Cortex-M3 Technical Reference Manual and the ARM CoreSight™ Technical Reference Manual. #### 4.9 VDD & GND The TD1205P provides a VDD and GND pin in addition to battery supply. These pins are only provided for programming convenience and can be left open when a battery supply is provided. #### 4.10 LEDs A green and a red led are available on the TD1205P. ## 4.11 Battery Supply As a stand-alone solution, the TD1205P only required a 2.3V to 3.6V battery supply to work. # 4.12 Integrated antennas and packaging The TD1205P includes integrated antennas for both RF transmission and GPS reception. These antennas are both already matched to obtain best possible performance. Therefore care must be taken when adding a package around the module for the antennas could become improperly matched. Please make sure the distance between packaging and both RF and GPS antenna is greater than 1cm to obtain best possible performance. ## 5 Bootloader The TD1205P module contains an integrated bootloader which allows reflashing the module firmware either over the RX/TX UART connection, or over the air using the built-in RF transceiver. The bootloader is automatically activated upon module reset. Once activated, the bootloader will monitor the UART/RF activity for a 200 ms period, and detect an incoming update condition. If the update condition is met, the TD1205P will automatically proceed to flash the new firmware with safe retry mechanisms, or falls back to normal operation. July 2016 - Rev 1.3 rfmodules.td-next.com Page 24 Rev 1.3 DATASHEET Page 25 # **Package Outline** Figure 6 and Figure 7 illustrates the package details and PCB size for the TD1205P. **BOTTOM View** (GPS ANTENNA) Ø 0.7 30.00 1.20 10.50 Figure 6. TD1205P Package Figure 7. TD1205P PCB size - 1. All dimensions are shown in millimeters (mm) unless otherwise noted. - 2. All tolerances are 0.05mm for dimensions less than 2mm and 0.1mm for dimensions more than 2mm July 2016 - Rev 1.3 rfmodules.td-next.com **DATASHEET** # 7 Integration recommendations Figure 8 depicts the rules defined to enclose TD1205P module while maintain performances. It is also recommended to not exceed a casing thickness of 2.5mm. The following recommendations are: - Radiated performances: - 7mm minimum distance between antenna and casing - o 7mm minimum distance between PCB and Battery - Hall effect sensor requirement: - o 5mm maximum distance between metal protection of TD1205P and casing Figure 8. TD1205P PCB size DATASHEET # 8 Radiation Pattern ### PA set to maximum power. Rev 1.3 DATASHEET # 9 Production Information # 9.1 Ordering Information | Part number | Ordering Code | Description | Operating Temperature | |-------------|---------------|------------------------------|-----------------------| | TD1205P | PROD0767C | ISM SIGFOX™ gateway with GPS | -30° to +75°C | # 9.2 Related Products | TD next Interface Board | Ordering Code | Description | | |-------------------------|---------------|---------------------|--| | TDnext: TDNx004 | PROD0849 | TD1205P PCB adapter | | # 9.3 Shipping packaging # 15 pieces per sealed ESD bag 8 sealed ESD bag per inner Rev 1.3 DATASHEET # 9.4 Product Label | Item | Function | |------|----------------------------| | 1 | TD Model | | 2 | Product Description | | 3 | TD PO | | 4 | Manufactured Year and Week | | 5/6 | Packed Quantity | | 7 | Customer Name | | 8 | Country Of Origin | | 9 | RoHS Compliant | Rev 1.3 DATASHEET # **DOCUMENT CHANGE LIST** # **Revision 1.0** ■ TD1205P datasheet # **Revision 1.1** ■ Figure 2 and Figure 5 revised # **Revision 1.2** Related products added # **Revision 1.3** - Figure 4 updated - Figure 6 updated - Figure 8 updated Rev 1.3 DATASHEET ### **CONTACT INFORMATION** TDnext. Zone Actipolis II 2 bis rue Nully de Harcourt 33610 CANEJAN, France Tel: +33 5 57 35 63 70 Fax: +33 5 57 35 63 71 Please visit the TDnext web page: <a href="http://rfmodules.td-next.com/">http://rfmodules.td-next.com/</a> The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Telecom Design assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Telecom Design assumes no responsibility for the functioning of undescribed features or parameters. Telecom Design reserves the right to make changes without further notice. Telecom Design makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Telecom Design assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Telecom Design products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Telecom Design product could create a situation where personal injury or death may occur. Should Buyer purchase or use Telecom Design products for any such unintended or unauthorized application, Buyer shall indemnify and hold Telecom Design harmless against all claims and damages. TDnext is a division of Telecom Design S.A. SIGFOX™ is a trademark of SigFox S.A. Other products or brand names mentioned herein are trademarks or registered trademarks of their respective holders.